Design and Process Integration for Microelectronic Manufacturing II [sic]

Design and Process Integration for Microelectronic Manufacturing II [sic]
Author: Lars W. Liebmann
Publisher: SPIE-International Society for Optical Engineering
Total Pages: 336
Release: 2004
Genre: Business & Economics
ISBN:


Download Design and Process Integration for Microelectronic Manufacturing II [sic] Book in PDF, Epub and Kindle

Proceedings of SPIE present the original research papers presented at SPIE conferences and other high-quality conferences in the broad-ranging fields of optics and photonics. These books provide prompt access to the latest innovations in research and technology in their respective fields. Proceedings of SPIE are among the most cited references in patent literature.

Design Rules in a Semiconductor Foundry

Design Rules in a Semiconductor Foundry
Author: Eitan N. Shauly
Publisher: CRC Press
Total Pages: 831
Release: 2022-11-30
Genre: Technology & Engineering
ISBN: 1000631354


Download Design Rules in a Semiconductor Foundry Book in PDF, Epub and Kindle

Nowadays over 50% of integrated circuits are fabricated at wafer foundries. This book presents a foundry-integrated perspective of the field and is a comprehensive and up-to-date manual designed to serve process, device, layout, and design engineers. It comprises chapters carefully selected to cover topics relevant for them to deal with their work. The book provides an insight into the different types of design rules (DRs) and considerations for setting new DRs. It discusses isolation, gate patterning, S/D contacts, metal lines, MOL, air gaps, and so on. It explains in detail the layout rules needed to support advanced planarization processes, different types of dummies, and related utilities as well as presents a large set of guidelines and layout-aware modeling for RF CMOS and analog modules. It also discusses the layout DRs for different mobility enhancement techniques and their related modeling, listing many of the dedicated rules for static random-access memory (SRAM), embedded polyfuse (ePF), and LogicNVM. The book also provides the setting and calibration of the process parameters set and describes the 28~20 nm planar MOSFET process flow for low-power and high-performance mobile applications in a step-by-step manner. It includes FEOL and BEOL physical and environmental tests for qualifications together with automotive qualification and design for automotive (DfA). Written for the professionals, the book belongs to the bookshelf of microelectronic discipline experts.